• JEDEC JEP158
Provide PDF Format

Learn More

JEDEC JEP158

  • 3D Chip Stack with Through-Silicon Vias (TSVS): Identifying, Evaluating and Understanding Reliability Interactions
  • standard by JEDEC Solid State Technology Association, 11/01/2009
  • Publisher: JEDEC

$31.00$62.00


To increase device bandwidth, reduce power and shrink form factor, microelectronics manufacturers are implementing three dimensional (3D) chip stacking using through silicon vias (TSVs). Chip stacking with TSVs combines silicon and packaging technologies. As a result, these new structures have unique reliability requirements. This document is a guideline that describes how to evaluate the reliability of 3D TSV silicon assemblies.

Related Products

JEDEC JESD306 (R2009)

JEDEC JESD306 (R2009)

MEASUREMENT OF SMALL SIGNAL HF, VHF, AND UHF POWER GAIN OF TRANSISTORS..

$24.00 $48.00

JEDEC JESD84-B451

JEDEC JESD84-B451

Embedded Multi-media card (e*MMC), Electrical Standard 4.51..

$142.00 $284.00

JEDEC JESD70

JEDEC JESD70

2.5 V BiCMOS LOGIC DEVICE FAMILY SPECIFICATION WITH 5 V TOLERANT INPUTS AND OUTPUTS..

$27.00 $53.00

JEDEC JESD 82-25

JEDEC JESD 82-25

DEFINITION OF the SSTUB32866 1.8 V CONFIGURABLE REGISTERED BUFFER WITH PARITY FOR DDR2 RDIMM APPLICA..

$40.00 $80.00